Dublin Core
Title
Novel Area Optimization in FPGA Implementation Using Efficient VHDL Code
            Subject
Description
A new novel method for area efficiency in FPGA implementation is presented. The method is realized through flexibility and wide capability of VHDL coding. This method exposes the arithmetic operations such as addition, subtraction and others. The design technique aim to reduce occupies area for multi stages circuits by selecting suitable range of all value involved in every step of calculations. Conventional and efficient VHDL coding methods are presented and the synthesis result is compared. The VHDL code which limits range of integer values is occupies less area than the one which is not. This VHDL coding method is suitable for multi stage circuits.
            Creator
Zulfikar, Z
            Source
Jurnal Rekayasa Elektrika; Vol 10, No 2 (2012); 63-68
                    2252-620X
                    1412-4785
            Publisher
Universitas Syiah Kuala
            Date
2012-10-01
            Contributor
Relation
http://jurnal.unsyiah.ac.id/JRE/article/view/116/10_2_1
            Format
application/pdf
            Language
eng
            Type
info:eu-repo/semantics/article
                    info:eu-repo/semantics/publishedVersion
                    Peer-reviewed Article
            Identifier
http://jurnal.unsyiah.ac.id/JRE/article/view/116
                    10.17529/jre.v10i2.116